| Course Title:             | ELE                        |
|---------------------------|----------------------------|
| Course Number:            | 404                        |
| Semester/Year (e.g.F2016) | W 2021                     |
|                           |                            |
| Instructor:               | Fei Yuan                   |
|                           |                            |
| Assignment/Lab Number:    | 8                          |
| Assignment/Lab Title:     | Design Project             |
|                           |                            |
| Submission Date :         | Apr 18 <sup>th</sup> /2021 |
| Due Date:                 | Apr 18 <sup>th</sup> /2021 |
|                           |                            |

| Student LAST Name | Student FIRST Name | Student Number | Section | Signature* |
|-------------------|--------------------|----------------|---------|------------|
| Youssef           | Kirolos            | 500968175      | 05      | K. Y       |
|                   |                    |                |         |            |
|                   |                    |                |         |            |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

# **Table of Contents**

## **Objective**

# The Design Process

• Page 3: Figure 1

### The Design Criteria

- Page 14: Figure 3.
- Page 14: Table E1.
- Page 14: Table E2(a).
- Page 14: Table E2(b):
- Page 14: Table E3(a).
- Page 14: Table E3(b):
- Page 15: Graph E3

### Conclusions and Results

- Page 12: Graph 1.
- Page 14: Graph 2.
- Page 15: Graph 3.
- Page 17: Graph 4
- Page 17: Graph 5

### Objective

The objective of this lab is to create a two-stage coupled Amplifier that meets certain design parameters such as the small signal magnitude that maximizes output swing without clipping.

### The Design Process

This is the final circuit designed which is a two-stage direct coupled Common-Emitter, Common-Collector Amplifier.



Figure 1: A Common-Emitter (CE) amplifier driving a buffered load.

I chose this design because it is relatively simple due to the fact that it is directly coupled and checks out the design parameters given. I chose a Common-Emitter as the first stage for its high voltage gain characteristic and connected it with an emitter follower which provides a gain of just less than one but outputs a low output resistance, which allows the amplifier to drive a low-resistance load ( $1k\Omega$ ) without losing voltage gain. I then chose passive loads instead of active loads to make it easier to test out the best values for meeting the design criteria. Overall, there was a lot of trial and error involved but using the calculations below I was able to design this circuit.

To analyze the direct-Coupled 2 Stage CE-CC amplifier we must first analyze the CE amplifier individually;

$$V_{BB} = V_{CC} \left( \frac{R_2}{R_1 + R_2} \right)$$
  
= 10  $\left( \frac{15}{15 + 4.3} \right) = 7.77 V R_B = R_1 // R_2$   
= 3.34 K.  $\Omega$ 

$$KVL @ 0$$

$$-V_{BB} + I_{B}R_{B} + V_{BE} + I_{ER_{E}} = 0$$

$$-7.77 + I_{B} (3.34 \text{ K}) + 0.7 + (1+\beta)I_{B}(6.8\text{K})$$

$$\Rightarrow 1030140I_{B} = 7.07$$

$$\Rightarrow I_{B} = 6.86 \times 10^{-6} \text{ A} \leq 6.86 \text{ M} \text{ A}$$

$$V_A = B/g_M = \frac{150}{F_c/r_c} = \frac{150(26mV)}{1.6295mA} = 3.788 K$$
 $V_E = I_E R_E = 3.73 V$   $V_C = 10 - I_C R_C$ 
 $= 2.97 V$ 

DC-Analysis (2° Stage)

$$V_{c} = \frac{1}{2} R_{\epsilon_{3}} = 12k_{5}2$$

2.97 - 
$$V_{BE} = I_{E_2} R_{E_3} = 0$$
  
 $I_{E_2} (12K_{SZ}) = 2.97 - 0.7 = 2.27 V$   
 $\Rightarrow I_{E_2} = 0.188 \text{ mA}$ 

$$I_{\epsilon_2} = (1+B)I_B \Rightarrow I_{B_2} = \frac{I_{\epsilon_2}}{1+B} = 1.253 \mu A$$

A, with R:

$$V_i = i_b G_{\pi} + (150+1) I_b (R_E // R_{E_2})$$
  
 $V_i = 35701.91 i_b$ 

$$V_0 = -150i_b (R_c // R_l)$$
  
= -25312.5  $i_b$ 

$$A_{v} = \frac{V_{o}}{V_{i}} = \frac{-253125 \, i_{b}}{3570191 \, i_{b}} = -0.709$$

$$\frac{R_0^{\prime}}{V} = \frac{r_1}{\dot{b}} = 35.702 \, \text{K}$$

$$V_{in} = V_{S}(R_{in}) = 5.612v_{S}$$

$$\frac{1}{V_{in}} = \frac{1}{V_{5}} = \frac{1}{352016}$$

2 Stage



Avo (no Load), Rs=600 1

$$r_{T_1} = \frac{B}{9m} = \frac{150}{44x10^3} = 3.4x.52$$

$$g_{m_2} = \left(\frac{I_{C_2}}{V_T}\right) = \frac{9.37_m}{25_m} = 374.8_mV$$

$$r_{\text{T2}} = \frac{150}{374.8 \,\text{mV}} = 400.2.2$$

$$V_{i} = c_{b_{i}} r_{\pi_{i}} + c_{b_{i}} (1+\beta) (R_{E} || R_{E_{2}})$$

$$= c_{b_{i}} (3.4 \times + (151) 213.1) = c_{b_{i}} (35.57 \times)$$

$$V_0 = R_{E_3} (i_{b_2} + \beta i_{b_2})$$
  
=  $i_{b_2} (1+\beta) R_{E_3}$ 

$$A_{V_0} = \left| \frac{V_0}{V_i} \right| = \frac{151 (1.2 \text{ K}) i_{b2}}{(35.57 \text{ K}) i_{b_1}}$$

$$= \frac{181.2 \times 10^3 \times 62.5 \times 10^{-6}}{35.57 \times 10^3 \times 7.386 \times 10^{-6}}$$

$$\Rightarrow A_{V_0} = 54.61$$

Avo (with load) R\_= | Kor Rs= 600 or

Vi is equal to the last part

$$V_{0} = (R_{E_{3}} //R_{2})(1+\beta) i_{b_{2}}$$

$$= (156.52)(151(62.5 \times 10^{-6})$$

$$\Rightarrow A_{V_{0}} = \frac{V_{0}}{V_{i}} = \frac{156.52 \times 151 \times 62.5 \times 10^{-6}}{35.57 \times 10^{3} \times 7.384 \times 10^{-6}}$$

$$A_{V} = 52.44$$

#### The Design Criteria

- Power supply: +10V relative to the ground; The DC Biasing Voltage Vcc=10V
- Quiescent current drawn from the power supply: no larger than 10  $\emph{m}$ A. The current drawn is 2.544mA



• No-load voltage gain (at 1 kHz):  $|A_{vo}| = 50$  (± 10%). The no-load voltage gain is 2.86V/52.35mV=54.63



- Maximum no-load output voltage swing (at  $1\ kHz$ ): no smaller than  $8\ V$  peak to peak. The no-load output voltage swing at  $1\ kHz$  is
- Loaded voltage gain (at 1 kHz and with  $R_L$  = 1  $k\Omega$ ): no smaller than 90% of the no-load voltage gain.
- Maximum loaded output voltage swing (at 1 kHz and  $R_L = 1 k\Omega$ ): no smaller than 4 V peak to peak.
  - Input resistance (at 1 kHz): no smaller than 20 k $\Omega$ . The aggregate input resistance is 23.4k $\Omega$



• Amplifier type: *inverting or non-inverting*. This is an inverting amplifier since the output waveform has a phase shift of 180 degrees

• Frequency response: 20 Hz to 50 kHz (-3dB response); The bode plot covers frequencies from 20Hz to 50kHz but does not show a -3dB response



- Type of transistors: *BJT*. This circuit uses a 2N3904 BJT for both stages
- Number of transistors (stages): *no more than 3*. Only 2 transistors are used in the 2-stage design
- Resistances permitted: values smaller than 200  $k\Omega$  from the E24 series. Every resistor used is under 220  $k\Omega$  and is a value from the E24 series
- Capacitors permitted: 0. **1**  $\mu$ *F*, **1**. 0  $\mu$ *F*, **2**. **2**  $\mu$ *F*, **4**. **7**  $\mu$ *F*, **1**0  $\mu$ *F*, **47**  $\mu$ *F*, **1**00  $\mu$ *F*, **22**0  $\mu$ *F*; The Capacitors used are within this set of values.
- Other components (BJTs, diodes, Zener diodes, etc.): *only from your ELE404 lab kit.* Only lab components are used in this design.

### Conclusions and Results

### 20Hz Waveforms:





Graph 1: Source, Input and Output voltage Waveforms of the Amplifier of Figure 2, with  $R_s = 600 \Omega$  and no  $R_L$ .





<u>Graph 2: Source, Input and Output voltage Waveforms of the Amplifier of Figure 1, with  $R_s = 600 \Omega$  and  $R_L = 1k\Omega$ </u>

# 50kHz Waveforms:





Graph 3: Source, Input and Output voltage Waveforms of the Amplifier of Figure 2, with  $R_s = 600 \Omega$  and no  $R_L$ 





Graph 4: Source, Input and Output voltage Waveforms of the Amplifier of Figure 1, with  $R_s = 600 \Omega$  and  $R_L = 1k\Omega$ .



Graph 5: Frequency Response of the 2-stage amplifier

In Conclusion, I chose the Common Emitter amplifier directly coupled with an emitter follower because the Common Emitter amplifier provided the high gain required and the emitter follower allowed a wide range of loads to be driven while maintaining the voltage gain. if I had more time I would focus on the Frequency Response to get the exact desired effect and try to minimize the design to make it more efficient.